Indian Journal of Science and Technology
DOI: 10.17485/ijst/2013/v6i5.14
Year: 2013, Volume: 6, Issue: 5, Pages: 1-7
Original Article
M. Yazhini1* and R. Ramesh2
1 PG Scholar, Department of Electronics and Communication Engineering [email protected]
2Professor, Department of Electronics and Communication Engineering [email protected]
*Author For Correspondence
M. Yazhini
Department of Electronics and Communication Engineering
Email:[email protected]
In this project use Distributed Arithmetic (DA) technique for FIR filter. In this technique consist of Look Up Table (LUT), shift register and accumulator. Based on this technique multipliers in FIR filter are removed. Multiplication is performed through shift and addition operations. The LUT can be subdivided into a number of LUT to reduce the size of the LUT for higher order filter. Each LUT operates on a different set of filter taps. Analysis on the performance of various filter orders with different address length are done using Xilinx synthesis tool. The proposed architecture provides less latency and less area compared with existing structure of FIR filter. Keywords: FIR, Distributed Arithmetic, LUT
Subscribe now for latest articles and news.