Intercomparison of Methods for Detecting and Characterizing Voids in Bonded Wafer Pairs

, , and

© 2010 ECS - The Electrochemical Society
, , Citation Richard A. Allen et al 2010 ECS Trans. 33 581 DOI 10.1149/1.3483550

1938-5862/33/4/581

Abstract

The Wafer Bond Task Force of the SEMI MEMS Standards Committee has begun a round robin experiment to evaluate methods for identifying and characterizing voids in bonded wafer pairs for three-dimensional integrated circuit (3D IC) applications. Due to the numerous process steps that the wafers have undergone and the presence of Through-Silicon Vias (TSVs), bonded wafers containing 3D ICs are expected to suffer a higher rate of postbonding voids than other bonding applications. In addition, 3D ICs will likely be more sensitive to small voids than other bond applications. In this round robin experiment eight approaches to void metrology are being compared by 13 participating laboratories to highlight the relative abilities of each of these metrologies to identify potentially killer defects.

Export citation and abstract BibTeX RIS

10.1149/1.3483550