Abstract
Through-silicon via (TSV) based three-dimensional integrated circuit (3D IC) is gaining remarkable attention in semiconductor industry. The design of 3D IC goes through a complex manufacturing process and testing of TSVs is a critical issue to the researchers. This paper presents an efficient solution for pre-bond TSV testing. The proposed method generates the sequence of test sessions for identifying defective TSVs in a TSV network in reduced test time. Simulation results show the effectiveness of proposed method in terms of test time reduction than the prior works.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Similar content being viewed by others
References
Davis, W.R., et al.: Demystifying 3DICs: the pros and cons of going vertical. IEEE Des. Test Comput. 22(6), 498–510 (2005)
Lee, H., Chakrabarty, K.: Test challenges for 3D integrated circuits. IEEE Des. Test Comput. 26(6), 26–35 (2009)
Chen, H., Shih, J., Li, S.W., Lin, H.C., Wang, M., Peng, C.: Electrical tests for Three-Dimensional ICs (3DICs) with TSVs. In: International Test Conference 3D-Test Workshop, pp. 1–6 (2010)
Noia, B., Chakrabarty, K.: Pre-bond probing of TSVs in 3D stacked ICs. In: Proceedings of IEEE International Test Conference, pp. 1–10 (2011)
Noia, B., Chakrabarty, K.: Identification of defective TSVs in pre-bond testing of 3D ICs. In: Proceedings of IEEE Asian Test Symposium (ATS), pp. 187–194 (2011)
Zhang, B., Agrawal, V.D.: Diagnostic tests for pre-bond TSV defects. In: Proceedings of IEEE International Conference on VLSI Design, pp. 387–392 (2014)
Roy, S.K., Chatterjee, S., Giri, C.: Identifying faulty TSVs in 3D stacked IC during pre-bond testing. In: Proceedings of IEEE International Symposium on Electronic System Design (ISED), pp. 162–166 (2012)
Roy, S.K., Chatterjee, S., Giri, C., Rahaman, H.: Faulty TSVs identification and recovery in 3D stacked ICs during pre-bond testing. In: Proceedings of International 3D Systems Integration Conference (3DIC), pp. 1–6 (2013)
Zhang, B., Agrawal, V.D.: An optimal probing method of pre-bond TSV fault identification for 3D stacked ICs. In: IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S) (2014)
Author information
Authors and Affiliations
Corresponding author
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2017 Springer Nature Singapore Pte Ltd.
About this paper
Cite this paper
Maity, D.K., Roy, S.K., Giri, C. (2017). Faulty TSVs Identification in 3D IC Using Pre-bond Testing. In: Kaushik, B., Dasgupta, S., Singh, V. (eds) VLSI Design and Test. VDAT 2017. Communications in Computer and Information Science, vol 711. Springer, Singapore. https://doi.org/10.1007/978-981-10-7470-7_75
Download citation
DOI: https://doi.org/10.1007/978-981-10-7470-7_75
Published:
Publisher Name: Springer, Singapore
Print ISBN: 978-981-10-7469-1
Online ISBN: 978-981-10-7470-7
eBook Packages: Computer ScienceComputer Science (R0)